## BCA 171301 | | / 4 4 1 | , ,,, | | | | | | | |-----|--------------------------------------------------------------|--------|------------------|-------------|------------|------------|---------------------|----------------------| | Rol | l No. c | of can | didate | | | | | | | | | | | | 10 1 | | A CHOWDHURY C | ENTRAL LIBRARY | | | | | | 2 | 121 | 2021 BI | A CHOWDHURY C | wapara, | | | | 11 | В.( | C.A. 3rd S | emester | End-Te | rm Examination | on | | | | | COMPU | JTER AR | CHITE | CTURE A | ND ORGANIS | ATION | | | | | | | (New | Regulati | on) | | | Ful | l Mar | ks – ′ | 70 | | | * | | Time - Three hours | | | | Th | ne figure | es in the n | nargin in | dicate ful | marks for the | questions. | | - 4 | | | | | | | | | | | | | Ans | wer quesi | tion No. | 1 and any | four from the r | 38t. | | 1. | Answer the following (MCQ/ Fill in the blanks): | | | | | | $(10 \times 1 = 10$ | | | | (i) | In c | omputer | rs, subtra | ction is g | enerally o | arried out by | | | 33 | | (a) | 9's com | pliment | | (b) | 10's complime | nt | | | , w | (c) | 1's com | npliment | | (d) | 2's complimen | t | | | (ii) | | at chara<br>age? | cteristics | of RAM | memory | makes it not su | uitable for permanen | | | | (a) | Too slo | w | | (b) | Unreliable | | | | | (c) | It is vo | olatile | | (d) | Too bulky | | | | (iii) The circuit used to store one bit of data is known | | | | | | | | | | | (a) | Registe | er | | (b) | Encoder | | | | | (c) | Decode | er | | (d) | Flip Flop | | | | (iv) The operation executed on data stored in register is ca | | | | | | | led | | | | (a) | Macro- | -operation | 1 | (b) | Micro-operation | on | | | | (c) | Bit-ope | eration | | (d) | Byte-operation | 1 | | | (v) | The | DMA to | ransfers a | re perfor | med by a | control circuit c | alled as | Device interface Data controller (a) (c) DMA controller Overlooker (b) (d) | | | as - | | | | | | | | | |----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------------------------------|--|--|--|--|--| | | | (a) | Hit rate | (b) | Miss rate | | | | | | | | | (c) | Success rate | (d) | Access rate | | | | | | | | (vii) | An | address in main memory is | called | | | | | | | | | | (a) | Physical address | (b) | Logical address | | | | | | | | | (c) | Memory address | (d) | Word address | | | | | | | | (viii | (viii) A computer uses a physical memory of size 64 bytes and word size is 4 by<br>How many bits are required to represent one block? (Assume 1byte<br>word) | | | | | | | | | | | | (a) | 16 | (b) | 2 | | | | | | | | | (c) | 4 | (d) | None of these | | | | | | | | (ix) | An | ibble is a group of | bits | | | | | | | | | | (a) | 16 | (b) | 4 | | | | | | | | | (c) | 8 | (d) | 2 | | | | | | | | (x) | PC | (Program counter) is also called | | | | | | | | | | | (a) | instruction pointer | (b) | Memory pointer | | | | | | | | | (c) | Data counter | (d) | File pointer | | | | | | | 2. | (a) | inst | A computer uses a memory unit with 256K words of 32 bits each. A binary instruction code is stored in one word of memory. The instruction has four parts: an indirect bit, an operation code, a register code part to specify one of 64 registers, and an address part. (3+3+3=9) | | | | | | | | | | | (i) | peration code, the register code part | | | | | | | | | | | (ii) | Draw the instruction wore | rd format | and indicate the number of bits in | | | | | | | | | (iii) | How many bits are there | in the da | ta and address inputs of memory? | | | | | | | | (b) | Con | vert the following | | (3+3=6) | | | | | | | | | (i) | (56) <sub>8</sub> to hexadecimal | | | | | | | | | | | (ii) | (56) <sub>8</sub> to decimal | | | | | | | | | | | | | | | | | | | | BCA 171301 (vi) The number unsuccessful accesses to memory stated as a fraction is called - What is the need of addressing modes in computer system? Explain direct 3. and indirect addressing mode. (5)What is an instruction cycle? Explain the phases involved in instructions (2+3=5)cycle. What is an interrupt? Explain their types in detail. (2+3=5)(c) Explain the single bus organization in details with necessary diagram. (a) What is cache memory? Why it is required though we have main memory (b) (1+4=5)and virtual memory in computer system. Briefly explain the difference between asynchronous and synchronous data (c) (5)transfer? $(2 \times 5 = 10)$ (a) Write short notes: (Any two) BINACHOWOHURYCE RISC and CISC (i) Priority Interrupt (11)(iii) Input-output Processor (IOP). What is Hardwired control? Explain the characteristics of it in detail. (2+3=5)What is Associative memory? Discuss direct mapping techniques in detail 6. - with its advantages and disadvantages in comparison to associative (1+4=5)mapping. - What is DMA? Differentiate between DMA and interrupt-initiated mode of (2+3=5)data transfer? - Briefly explain cycle stealing and burst transfer mode in detail. (5) - 7. (a) What is microcontroller? Explain the advantage and disadvantage of it in detail? (2+3=5) - (b) From the following figure, find out the effective address for the following. Consider PC=200, R1=400, XR=100 (PC= Program counter, R1= processor register, XR= index register) (10) | Address | Memory | | | | | | |---------|------------------|--|--|--|--|--| | 200 | Load to AC mode | | | | | | | 201 | Address = 500 | | | | | | | 202 | Next instruction | | | | | | | | | | | | | | | 399 | 450 | | | | | | | 400 | 700 | | | | | | | 500 | 800 | | | | | | | | | | | | | | | 600 | 900 | | | | | | | , delta | | | | | | | | 702 | 325 | | | | | | | 800 | 300 | | | | | | | | | | | | | | - (i) Direct mode - (ii) Indirect mode - (iii) Register mode . - (iv) Immediate mode - (v) Relative mode - (vi) Register indirect mode